# **CKGEN IP SPEC**

## **Table of Contents**

| Introduction               | 2 |
|----------------------------|---|
| Feature                    | 2 |
| Functional Details         | 2 |
| Block Diagram              | 2 |
| Module input/output list   | 2 |
| Clock Definition           | 3 |
| CKGEN function description | 4 |

### Introduction

The CKGEN module is used to generate clocks for digital part of the chip.

### **Feature**

Consist of CKGEN1 and CKGEN2. Sub-module CKGEN1 generates clocks for normal logic. Sub-module CKGEN2 generates clocks for safety requirements.

## **Functional Details**

## **Block Diagram**

The following diagram shows the main inputs and outputs of CKGEN.



Figure1 CKGEN diagram

## Module input/output list

| Name           | Dir | Width | Discirption                     | duration              |
|----------------|-----|-------|---------------------------------|-----------------------|
| CLK_256K_SC    | О   | 1     | Scan-muxed CLK_256K             | 1.952us(50% duty)     |
| CLK_32M_SC     | О   | 1     | Scan_muxed CLK_32M              | 15.625ns              |
| CLK_32M_EN     | 0   | 1     | Real gate for CLK_32M           | Level(CLK_32M domain) |
| CLK_32M_ORG_SC | О   | 1     | Scan_muxed original CLK_32M     | 15.625ns              |
| CLK_OUT_SC     | О   | 1     | Scan_muxed CLK_OUT              | 15.625ns or 1.952us   |
| CLK_8M_256K_SC | О   | 1     | Scan_muxed CLK_8M_256K          | 15.625ns or 62.5ns    |
| CLK_REG_SC     | О   | 1     | Scan_muxed CLK_REG              | 62.5ns                |
| CLK_REG        | О   | 1     | 8MHz divided from CLK_32M       | 62.5ns                |
| pulse_2M       | О   | 1     | 2MHz pulse divided from CLK_32M | 125ns                 |
| pulse_1M       | О   | 1     | 1MHz pulse divided from CLK_32M | 125ns                 |

| ADC_CLK_H          | О | 1 | 2 timers frequency clock of ADC_CLK                            |                        |
|--------------------|---|---|----------------------------------------------------------------|------------------------|
| ADC_CLK            | О | 1 | Clock set by ADC_CLK_SET[1:0]                                  |                        |
| CLK_ADC_SC         | О | 1 | Scan_muxed ADC_CLK_H                                           |                        |
| AUX_ADC_CLK_H      | О | 1 | 2 timers frequency clock of ADC_AUX_CLK                        |                        |
| AUX_ADC_CLK        | О | 1 | Clock set by ADC_CLK_SET[1:0]                                  |                        |
| CLK_AUX_ADC_SC     | О | 1 | Scan_muxed AUX_ADC_CLK_H                                       |                        |
| CLK_I2C_SC         | О | 1 | Gated CLK_400K_SC by I2C_MAS_EN                                |                        |
| CLK_MTP_SC         | О | 1 | Gated CLK_400K_SC by MTP_EN                                    |                        |
| CLK_CB_SC          | О | 1 | Gated CLK_SLOW_SC by CB_EN                                     |                        |
| CLK_SLOW_SC        | О | 1 | Scan_muxed CLK_SLOW                                            |                        |
| CLK_SLOW2_SC       | О | 1 | Scan_muxed CLK_SLOW2                                           |                        |
| pulse_SLOW2_2ms    | О | 1 | 2ms period pulse divided from CLK_SLOW2_SC                     | 3.9us                  |
| resetb_CLK         | Ι | 1 | Asynchronous reset signal(synchronously released)              | Level(CLK_32M domain)  |
| resetb_CLK_256K    | Ι | 1 | Asynchronous reset signal(synchronously released by CLK_256K)  | Level(CLK_256K domain) |
| resetb_SR_CLK_SLOW | I | 1 | Scan_muxed resetb and soft resetb for CLK_SLOW domain          | Level                  |
| SCAN_MODE          | I | 1 | For DFT test                                                   |                        |
| SCAN_CLK           | I | 1 | Clock for DFT test                                             |                        |
| CLK_32M            | Ι | 1 | Main clock. When A2D_SLEEP_1P8 high, after 4us, CLK_32M is off | 31.25ns period         |
| CLK_256K           | I | 1 | Always on low clock                                            | 3.90625us period       |
| CLK_32M_OK         | Ι | 1 | CLK_32M_OK high means CLK_32M is accurate and can be used      |                        |
| ADC_CLK_SET        | I | 2 | From reg, ADC clock selection                                  | Level(CLK_REG domain)  |
| CB_EN              | I | 1 | From reg, Cell balance enable                                  | Level(CLK_REG domain)  |
| D2A_CELL_ADC_EN    | I | 1 | CELL_ADC enable                                                | Level(CLK_REG domain)  |
| D2A_AUX_ADC_EN     | I | 1 | AUX_ADC enable                                                 | Level(CLK_REG domain)  |
| SOFT_RSTB_REG      | I | 1 | From reg, soft reset (low reset)                               | Level(CLK_REG domain)  |
| I2C_MAS_EN         | I | 1 | I2C_MAS enable                                                 | Level(CLK_REG domain)  |
| MTP_EN             | I | 1 | MTP interface enable                                           | Level(CLK_REG domain)  |

## **Clock Definition**

The following table describes clocks defined in Figure 1 clock block diagram and other sections of this document.

| Clock Name | Definition                                              |
|------------|---------------------------------------------------------|
| CLK_32M_SC | For u_BASIC_CTRL                                        |
| CLK_REG_SC | For u_COMM_CTRL, u_FRAME_COUNTER, u_COMM_TO, u_COMM_REG |
| ADC_CLK    | For analog part                                         |

| ADC_CLK_H      | For analog part                           |
|----------------|-------------------------------------------|
| AUX_ADC_CLK    | For analog part                           |
| AUX_ADC_CLK_H  | For analog part                           |
| CLK_ADC_SC     | For u_ADC_CTRL                            |
| CLK_AUX_ADC_SC | For u_AUX_ADC_CTRL                        |
| CLK_I2C_SC     | For u_I2C_MAS                             |
| CLK_MTP_SC     | For u_MTP_TOP                             |
| CLK_CB_SC      | For u_CB_CTRL                             |
| CLK_SLOW_SC    | For u_CYC_WAKE, u_OVUV_OTUT_CMP,          |
|                | u_FLT_LOGIC, u_TO_SLP_sync, u_TO_SD_sync, |
|                | u_SOFT_RSTB_sync                          |
| CLK_SLOW2_SC   | For u_GAP_CMP, u_CONF_REG_CRC_DET,        |
|                | u_MTP_REG_CRC_DET                         |
| CLK_OUT_SC     | For u_DS_BASIC                            |
| CLK_8M_256K_SC | For u_CB_CTRL, u_FLT_REG                  |

Table1 clock definitions

## **CKGEN function description**

The following diagram shows the clock architecture and various clock sources for this chip.



Figure2 clock diagram(HWR003/004/005/006/007\_CKGEN1)



Figure 3 CLK\_SWITCH diagram

### CLK\_32M\_SC

When CLK\_32M\_OK turns high from low, CLK\_32M is stable.

When CLK\_32M\_OK turns high from low, CLK\_32M is still useable within 4us.

Thus ON\_32M is generated. ON\_32M's posedge is 1 clock later than CLK\_32M\_OK, but its negedge is 4us later than CLK\_32M\_OK.

CLK\_32M\_DGL is the gated clock of CLK\_32M, gated by ON\_32M.

CLK\_32M\_SC is the scan-muxed result of CLK\_32M\_DGL.

### CLK\_REG\_SC

8MHz clock divided form CLK\_32M\_SC. (HWR006\_CKGEN1)

### ADC\_CLK, ADC\_CLK\_H

#### (HWR007\_CKGEN1)

ADC\_CLK freq setting: ADC\_CLK\_SET[1:0]

2'b00 : ADC\_CLK 250k 2'b01: ADC\_CLK 500k 2'b10 : ADC\_CLK 1M 2'b11 : ADC\_CLK 1.5M

Frequency of ADC\_CLK\_H is 2 times of ADC\_CLK with 7/16 duty.

#### AUX\_ADC\_CLK,AUX\_ ADC\_CLK\_H

#### (HWSR003\_CKGEN2)

AUX\_ADC\_CLK freq setting: ADC\_CLK\_SET[1:0]

2'b00 : ADC\_CLK 250k 2'b01: ADC\_CLK 500k

2'b10 : ADC\_CLK 1M 2'b11 : ADC\_CLK 1.5M

Frequency of AUX\_ADC\_CLK\_H is 2 times of ADC\_CLK with 7/16 duty.

### CLK\_ADC\_SC

Scan-muxed result of ADC CLK H. (HWSR001/002 CKGEN2)

### CLK\_AUX\_ADC\_SC

Scan-muxed result of AUX ADC CLK H.

#### CLK\_I2C\_SC

CLK\_400K is the divided clock of CLK\_32M, divided by 80.

CLK\_400K\_SC is the scan-muxed result of CLK\_400K.

CLK\_I2C\_SC is the gated clock of CLK\_400K\_SC, gated by I2C\_MAS\_EN.(HWR004\_CKGEN1)

#### CLK\_MTP\_SC

CLK\_MTP\_SC is the gated clock of CLK\_400K\_SC, gated by MTP\_EN. (HWR004\_CKGEN1)

#### CLK\_OUT\_SC

#### (HWR001\_CKGEN1)

When ON 32M is high, CLK OUT is from CLK 32M.

When ON\_32M is low, CLK\_OUT is from CLK\_256K.

Glitch-free logic is used for CLK\_OUT.

CLK\_OUT\_SC is the scan-muxed result of CLK\_OUT.

### CLK\_8M\_256K\_SC

When ON\_32M is high, CLK\_8M\_256K is from CLK\_REG.

When ON\_32M is low, CLK\_8M\_256K is from CLK\_OUT.

Glitch-free logic is used for CLK\_8M\_256K.

CLK\_8M\_256K\_SC is the scan-muxed result of CLK\_8M\_256K.

#### CLK\_SLOW\_SC

#### (HWR001\_CKGEN1)

Pulse\_256K is the divided signal CLK\_32M, divided by 125, with duty 1/125.

When ON\_32M is high, CLK\_SLOW is from pulse\_125K.

When ON\_32M is low, CLK\_SLOW is from CLK\_OUT(from CLK\_256K).

CLK SLOW SC is the scan-muxed result of CLK SLOW.

#### CLK\_SLOW2\_SC

#### (HWSR001/002\_CKGEN2)

Redundant copy of CLK SLOW SC for safety use, using separate path with CLK SLOW SC.

### CLK\_CB\_SC

CLK CB SC is the gated clock of CLK SLOW SC, gated by CB EN. (HWR004 CKGEN1)

### **Operating Modes**

To save power, most of clock source can be gated in low power mode.

The following table shows the clock availability in low power modes.

| Clock Name | Sleep       | active | shutdown |
|------------|-------------|--------|----------|
| CLK_32M_SC | No          | Yes    | No       |
|            | (by ON_32M) |        |          |
| CLK_REG_SC | No          | Yes    | No       |
|            | (by ON_32M) |        |          |

| Clock Name     | Sleep                | active               | shutdown |
|----------------|----------------------|----------------------|----------|
| ADC_CLK        | No                   | Yes                  | No       |
|                | (by D2A_CELL_ADC_EN) | (by D2A_CELL_ADC_EN) |          |
| ADC_CLK_H      | No                   | Yes                  | No       |
|                | (by D2A_CELL_ADC_EN) | (by D2A_CELL_ADC_EN) |          |
| AUX_ADC_CLK    | No                   | Yes                  | No       |
|                | (by D2A_AUX_ADC_EN)  | (by D2A_AUX_ADC_EN)  |          |
| AUX_ADC_CLK_H  | No                   | Yes                  | No       |
|                | (by D2A_AUX_ADC_EN)  | (by D2A_AUX_ADC_EN)  |          |
| CLK_ADC_SC     | No                   | Yes                  | No       |
|                | (by D2A_CELL_ADC_EN) | (by D2A_CELL_ADC_EN) |          |
| CLK_AUX_ADC_SC | No                   | Yes                  | No       |
|                | (by D2A_AUX_ADC_EN)  | (by D2A_AUX_ADC_EN)  |          |
| CLK_I2C_SC     | No                   | Yes                  | No       |
|                | (by I2C_MAS_EN)      | (by I2C_MAS_EN)      |          |
| CLK_MTP_SC     | No                   | Yes                  | No       |
|                | (by MTP_EN)          | (by MTP_EN)          |          |
| CLK_CB_SC      | Yes                  | Yes                  | No       |
|                | (by CB_EN)           | (by CB_EN)           |          |
| CLK_SLOW_SC    | Yes                  | Yes                  | No       |
|                | (from CLK_256K)      | (from pulse_125K)    |          |
| CLK_OUT_SC     | Yes                  | Yes                  | No       |
|                | (from CLK_256K)      | (from CLK_32M)       |          |

Table 2 clock availability in different modes